diff options
author | Zhuoyu Zhang <Zhuoyu.Zhang@freescale.com> | 2014-03-18 13:41:25 +0800 |
---|---|---|
committer | Rafael J. Wysocki <rafael.j.wysocki@intel.com> | 2014-03-20 03:37:17 +0100 |
commit | bfa709bc823fc32ee8dd5220d1711b46078235d8 (patch) | |
tree | 04ef279dd3a82117c9282d77101744dbe3cafbe6 /kernel/locking/mutex-debug.c | |
parent | 0b443ead714f0cba797a7f2476dd756f22b5421e (diff) |
cpufreq: powerpc: add cpufreq transition latency for FSL e500mc SoCs
According to the data provided by HW Team, at least 12 internal platform
clock cycles are required to stabilize a DFS clock switch on FSL e500mc Socs.
This patch replaces the CPUFREQ_ETERNAL with appropriate HW clock transition
latency to make DFS governors work normally on Freescale e500mc boards.
Signed-off-by: Zhuoyu Zhang <Zhuoyu.Zhang@freescale.com>
Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
Signed-off-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
Diffstat (limited to 'kernel/locking/mutex-debug.c')
0 files changed, 0 insertions, 0 deletions