/* * arch/sh/kernel/cpu/sh4a/clock-sh7785.c * * SH7785 support for the clock framework * * Copyright (C) 2007 Paul Mundt * * This file is subject to the terms and conditions of the GNU General Public * License. See the file "COPYING" in the main directory of this archive * for more details. */ #include #include #include #include #include static int ifc_divisors[] = { 1, 2, 4, 6 }; static int ufc_divisors[] = { 1, 1, 4, 6 }; static int sfc_divisors[] = { 1, 1, 4, 6 }; static int bfc_divisors[] = { 1, 1, 1, 1, 1, 12, 16, 18, 24, 32, 36, 48, 1, 1, 1, 1 }; static int mfc_divisors[] = { 1, 1, 4, 6 }; static int pfc_divisors[] = { 1, 1, 1, 1, 1, 1, 1, 18, 24, 32, 36, 48, 1, 1, 1, 1 }; static void master_clk_init(struct clk *clk) { clk->rate *= pfc_divisors[ctrl_inl(FRQMR1) & 0x000f]; } static struct clk_ops sh7785_master_clk_ops = { .init = master_clk_init, }; static unsigned long module_clk_recalc(struct clk *clk) { int idx = (ctrl_inl(FRQMR1) & 0x000f); return clk->parent->rate / pfc_divisors[idx]; } static struct clk_ops sh7785_module_clk_ops = { .recalc = module_clk_recalc, }; static unsigned long bus_clk_recalc(struct clk *clk) { int idx = ((ctrl_inl(FRQMR1) >> 16) & 0x000f); return clk->parent->rate / bfc_divisors[idx]; } static struct clk_ops sh7785_bus_clk_ops = { .recalc = bus_clk_recalc, }; static unsigned long cpu_clk_recalc(struct clk *clk) { int idx = ((ctrl_inl(FRQMR1) >> 28) & 0x0003); return clk->parent->rate / ifc_divisors[idx]; } static struct clk_ops sh7785_cpu_clk_ops = { .recalc = cpu_clk_recalc, }; static struct clk_ops *sh7785_clk_ops[] = { &sh7785_master_clk_ops, &sh7785_module_clk_ops, &sh7785_bus_clk_ops, &sh7785_cpu_clk_ops, }; void __init arch_init_clk_ops(struct clk_ops **ops, int idx) { if (idx < ARRAY_SIZE(sh7785_clk_ops)) *ops = sh7785_clk_ops[idx]; } static unsigned long shyway_clk_recalc(struct clk *clk) { int idx = ((ctrl_inl(FRQMR1) >> 20) & 0x0003); return clk->parent->rate / sfc_divisors[idx]; } static struct clk_ops sh7785_shyway_clk_ops = { .recalc = shyway_clk_recalc, }; static struct clk sh7785_shyway_clk = { .name = "shyway_clk", .flags = CLK_ENABLE_ON_INIT, .ops = &sh7785_shyway_clk_ops, }; static unsigned long ddr_clk_recalc(struct clk *clk) { int idx = ((ctrl_inl(FRQMR1) >> 12) & 0x0003); return clk->parent->rate / mfc_divisors[idx]; } static struct clk_ops sh7785_ddr_clk_ops = { .recalc = ddr_clk_recalc, }; static struct clk sh7785_ddr_clk = { .name = "ddr_clk", .flags = CLK_ENABLE_ON_INIT, .ops = &sh7785_ddr_clk_ops, }; static unsigned long ram_clk_recalc(struct clk *clk) { int idx = ((ctrl_inl(FRQMR1) >> 24) & 0x0003); return clk->parent->rate / ufc_divisors[idx]; } static struct clk_ops sh7785_ram_clk_ops = { .recalc = ram_clk_recalc, }; static struct clk sh7785_ram_clk = { .name = "ram_clk", .flags = CLK_ENABLE_ON_INIT, .ops = &sh7785_ram_clk_ops, }; /* * Additional SH7785-specific on-chip clocks that aren't already part of the * clock framework */ static struct clk *sh7785_onchip_clocks[] = { &sh7785_shyway_clk, &sh7785_ddr_clk, &sh7785_ram_clk, }; int __init arch_clk_init(void) { struct clk *clk; int i, ret = 0; cpg_clk_init(); clk = clk_get(NULL, "master_clk"); for (i = 0; i < ARRAY_SIZE(sh7785_onchip_clocks); i++) { struct clk *clkp = sh7785_onchip_clocks[i]; clkp->parent = clk; ret |= clk_register(clkp); } clk_put(clk); return ret; }