blob: 7c8ba4e053e77717d55cfdceb64be4c9fc6e50ec (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
|
/*
cx231xx-reg.h - driver for Conexant Cx23100/101/102 USB video capture devices
Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
This program is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 2 of the License, or
(at your option) any later version.
This program is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
GNU General Public License for more details.
You should have received a copy of the GNU General Public License
along with this program; if not, write to the Free Software
Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
*/
#ifndef _CX231XX_REG_H
#define _CX231XX_REG_H
/*****************************************************************************
* VBI codes *
*****************************************************************************/
#define SAV_ACTIVE_VIDEO_FIELD1 0x80
#define EAV_ACTIVE_VIDEO_FIELD1 0x90
#define SAV_ACTIVE_VIDEO_FIELD2 0xC0
#define EAV_ACTIVE_VIDEO_FIELD2 0xD0
#define SAV_VBLANK_FIELD1 0xA0
#define EAV_VBLANK_FIELD1 0xB0
#define SAV_VBLANK_FIELD2 0xE0
#define EAV_VBLANK_FIELD2 0xF0
#define SAV_VBI_FIELD1 0x20
#define EAV_VBI_FIELD1 0x30
#define SAV_VBI_FIELD2 0x60
#define EAV_VBI_FIELD2 0x70
/*****************************************************************************/
/* Audio ADC Registers */
#define CH_PWR_CTRL1 0x0000000E
#define CH_PWR_CTRL2 0x0000000F
/*****************************************************************************/
#define HOST_REG1 0x000
#define FLD_FORCE_CHIP_SEL 0x80
#define FLD_AUTO_INC_DIS 0x20
#define FLD_PREFETCH_EN 0x10
/* Reserved [2:3] */
#define FLD_DIGITAL_PWR_DN 0x02
#define FLD_SLEEP 0x01
/*****************************************************************************/
#define HOST_REG2 0x001
/*****************************************************************************/
#define HOST_REG3 0x002
/*****************************************************************************/
/* added for polaris */
#define GPIO_PIN_CTL0 0x3
#define GPIO_PIN_CTL1 0x4
#define GPIO_PIN_CTL2 0x5
#define GPIO_PIN_CTL3 0x6
#define TS1_PIN_CTL0 0x7
#define TS1_PIN_CTL1 0x8
/*****************************************************************************/
#define FLD_CLK_IN_EN 0x80
#define FLD_XTAL_CTRL 0x70
#define FLD_BB_CLK_MODE 0x0C
#define FLD_REF_DIV_PLL 0x02
#define FLD_REF_SEL_PLL1 0x01
/*****************************************************************************/
#define CHIP_CTRL 0x100
/* Reserved [27] */
/* Reserved [31:21] */
#define FLD_CHIP_ACFG_DIS 0x00100000
/* Reserved [19] */
#define FLD_DUAL_MODE_ADC2 0x00040000
#define FLD_SIF_EN 0x00020000
#define FLD_SOFT_RST 0x00010000
#define FLD_DEVICE_ID 0x0000FFFF
/*****************************************************************************/
#define AFE_CTRL 0x104
#define AFE_CTRL_C2HH_SRC_CTRL 0x104
#define FLD_DIF_OUT_SEL 0xC0000000
#define FLD_AUX_PLL_CLK_ALT_SEL 0x3C000000
#define FLD_UV_ORDER_MODE 0x02000000
#define FLD_FUNC_MODE 0x01800000
#define FLD_ROT1_PHASE_CTL 0x007F8000
#define FLD_AUD_IN_SEL 0x00004000
#define FLD_LUMA_IN_SEL 0x00002000
#define FLD_CHROMA_IN_SEL 0x00001000
/* reserve [11:10] */
#define FLD_INV_SPEC_DIS 0x00000200
#define FLD_VGA_SEL_CH3 0x00000100
#define FLD_VGA_SEL_CH2 0x00000080
#define FLD_VGA_SEL_CH1 0x00000040
#define FLD_DCR_BYP_CH1 0x00000020
#define FLD_DCR_BYP_CH2 0x00000010
#define FLD_DCR_BYP_CH3 0x00000008
#define FLD_EN_12DB_CH3 0x00000004
#define FLD_EN_12DB_CH2 0x00000002
#define FLD_EN_12DB_CH1 0x00000001
/* redefine in Cx231xx */
/*****************************************************************************/
#define DC_CTRL1 0x108
/* reserve [31:30] */
#define FLD_CLAMP_LVL_CH1 0x3FFF8000
#define FLD_CLAMP_LVL_CH2 0x00007FFF
/*****************************************************************************/
/*****************************************************************************/
#define DC_CTRL2 0x10c
/* reserve [31:28] */
#define FLD_CLAMP_LVL_CH3 0x00FFFE00
#define FLD_CLAMP_WIND_LENTH 0x000001E0
#define FLD_C2HH_SAT_MIN 0x0000001E
#define FLD_FLT_BYP_SEL 0x00000001
/*****************************************************************************/
/*****************************************************************************/
#define DC_CTRL3 0x110
/* reserve [31:16] */
#define FLD_ERR_GAIN_CTL 0x00070000
#define FLD_LPF_MIN 0x0000FFFF
/*****************************************************************************/
/*****************************************************************************/
#define DC_CTRL4 0x114
/* reserve [31:31] */
#define FLD_INTG_CH1 0x7FFFFFFF
/*****************************************************************************/
/*****************************************************************************/
#define DC_CTRL5 0x118
/* reserve [31:31] */
#define FLD_INTG_CH2 0x7FFFFFFF
/*****************************************************************************/
/*****************************************************************************/
#define DC_CTRL6 0x11c
/* reserve [31:31] */
#define FLD_INTG_CH3 0x7FFFFFFF
/*****************************************************************************/
/*****************************************************************************/
#define PIN_CTRL 0x120
#define FLD_OEF_AGC_RF 0x00000001
#define FLD_OEF_AGC_IFVGA 0x00000002
#define FLD_OEF_AGC_IF 0x00000004
#define FLD_REG_BO_PUD 0x80000000
#define FLD_IR_IRQ_STAT 0x40000000
#define FLD_AUD_IRQ_STAT 0x20000000
#define FLD_VID_IRQ_STAT 0x10000000
/* Reserved [27:26] */
#define FLD_IRQ_N_OUT_EN 0x02000000
#define FLD_IRQ_N_POLAR 0x01000000
/* Reserved [23:6] */
#define FLD_OE_AUX_PLL_CLK 0x00000020
#define FLD_OE_I2S_BCLK 0x00000010
#define FLD_OE_I2S_WCLK 0x00000008
#define FLD_OE_AGC_IF 0x00000004
#define FLD_OE_AGC_IFVGA 0x00000002
#define FLD_OE_AGC_RF 0x00000001
/*****************************************************************************/
#define AUD_IO_CTRL 0x124
/* Reserved [31:8] */
#define FLD_I2S_PORT_DIR 0x00000080
#define FLD_I2S_OUT_SRC 0x00000040
#define FLD_AUD_CHAN3_SRC 0x00000030
#define FLD_AUD_CHAN2_SRC 0x0000000C
#define FLD_AUD_CHAN1_SRC 0x00000003
/*****************************************************************************/
#define AUD_LOCK1 0x128
#define FLD_AUD_LOCK_KI_SHIFT 0xC0000000
#define FLD_AUD_LOCK_KD_SHIFT 0x30000000
/* Reserved [27:25] */
#define FLD_EN_AV_LOCK 0x01000000
#define FLD_VID_COUNT 0x00FFFFFF
/*****************************************************************************/
#define AUD_LOCK2 0x12C
#define FLD_AUD_LOCK_KI_MULT 0xF0000000
#define FLD_AUD_LOCK_KD_MULT 0x0F000000
/* Reserved [23:22] */
#define FLD_AUD_LOCK_FREQ_SHIFT 0x00300000
#define FLD_AUD_COUNT 0x000FFFFF
/*****************************************************************************/
#define AFE_DIAG_CTRL1 0x134
/* Reserved [31:16] */
#define FLD_CUV_DLY_LENGTH 0x0000FF00
#define FLD_YC_DLY_LENGTH 0x000000FF
/*****************************************************************************/
/* Poalris redefine */
#define AFE_DIAG_CTRL3 0x138
/* Reserved [31:26] */
#define FLD_AUD_DUAL_FLAG_POL 0x02000000
#define FLD_VID_DUAL_FLAG_POL 0x01000000
/* Reserved [23:23] */
#define FLD_COL_CLAMP_DIS_CH1 0x00400000
#define FLD_COL_CLAMP_DIS_CH2 0x00200000
#define FLD_COL_CLAMP_DIS_CH3 0x00100000
#define TEST_CTRL1 0x144
/* Reserved [31:29] */
#define FLD_LBIST_EN 0x10000000
/* Reserved [27:10] */
#define FLD_FI_BIST_INTR_R 0x0000200
#define FLD_FI_BIST_INTR_L 0x0000100
#define FLD_BIST_FAIL_AUD_PLL 0x0000080
#define FLD_BIST_INTR_AUD_PLL 0x0000040
#define FLD_BIST_FAIL_VID_PLL 0x0000020
#define FLD_BIST_INTR_VID_PLL 0x0000010
/* Reserved [3:1] */
#define FLD_CIR_TEST_DIS 0x00000001
/*****************************************************************************/
#define TEST_CTRL2 0x148
#define FLD_TSXCLK_POL_CTL 0x80000000
#define FLD_ISO_CTL_SEL 0x40000000
#define FLD_ISO_CTL_EN 0x20000000
#define FLD_BIST_DEBUGZ 0x10000000
#define FLD_AUD_BIST_TEST_H 0x0F000000
/* Reserved [23:22] */
#define FLD_FLTRN_BIST_TEST_H 0x00020000
#define FLD_VID_BIST_TEST_H 0x00010000
/* Reserved [19:17] */
#define FLD_BIST_TEST_H 0x00010000
/* Reserved [15:13] */
#define FLD_TAB_EN 0x00001000
/* Reserved [11:0] */
/*****************************************************************************/
#define BIST_STAT 0x14C
#define FLD_AUD_BIST_FAIL_H 0xFFF00000
#define FLD_FLTRN_BIST_FAIL_H 0x00180000
#define FLD_VID_BIST_FAIL_H 0x00070000
#define FLD_AUD_BIST_TST_DONE 0x0000FFF0
#define FLD_FLTRN_BIST_TST_DONE 0x00000008
#define FLD_VID_BIST_TST_DONE 0x00000007
/*****************************************************************************/
/* DirectIF registers definition have been moved to DIF_reg.h */
/*****************************************************************************/
#define MODE_CTRL 0x400
#define FLD_AFD_PAL60_DIS 0x20000000
#define FLD_AFD_FORCE_SECAM 0x10000000
#define FLD_AFD_FORCE_PALNC 0x08000000
#define FLD_AFD_FORCE_PAL 0x04000000
#define FLD_AFD_PALM_SEL 0x03000000
#define FLD_CKILL_MODE 0x00300000
#define FLD_COMB_NOTCH_MODE 0x00c00000 /* bit[19:18] */
#define FLD_CLR_LOCK_STAT 0x00020000
#define FLD_FAST_LOCK_MD 0x00010000
#define FLD_WCEN 0x00008000
#define FLD_CAGCEN 0x00004000
#define FLD_CKILLEN 0x00002000
#define FLD_AUTO_SC_LOCK 0x00001000
#define FLD_MAN_SC_FAST_LOCK 0x00000800
#define FLD_INPUT_MODE 0x00000600
#define FLD_AFD_ACQUIRE 0x00000100
#define FLD_AFD_NTSC_SEL 0x00000080
#define FLD_AFD_PAL_SEL 0x00000040
#define FLD_ACFG_DIS 0x00000020
#define FLD_SQ_PIXEL 0x00000010
#define FLD_VID_FMT_SEL 0x0000000F
/*****************************************************************************/
#define OUT_CTRL1 0x404
#define FLD_POLAR 0x7F000000
/* Reserved [23] */
#define FLD_RND_MODE 0x00600000
#define FLD_VIPCLAMP_EN 0x00100000
#define FLD_VIPBLANK_EN 0x00080000
#define FLD_VIP_OPT_AL 0x00040000
#define FLD_IDID0_SOURCE 0x00020000
#define FLD_DCMODE 0x00010000
#define FLD_CLK_GATING 0x0000C000
#define FLD_CLK_INVERT 0x00002000
#define FLD_HSFMT 0x00001000
#define FLD_VALIDFMT 0x00000800
#define FLD_ACTFMT 0x00000400
#define FLD_SWAPRAW 0x00000200
#define FLD_CLAMPRAW_EN 0x00000100
#define FLD_BLUE_FIELD_EN 0x00000080
#define FLD_BLUE_FIELD_ACT 0x00000040
#define FLD_TASKBIT_VAL 0x00000020
#define FLD_ANC_DATA_EN 0x00000010
#define FLD_VBIHACTRAW_EN 0x00000008
#define FLD_MODE10B 0x00000004
#define FLD_OUT_MODE 0x00000003
/*****************************************************************************/
#define OUT_CTRL2 0x408
#define FLD_AUD_GRP 0xC0000000
#define FLD_SAMPLE_RATE 0x30000000
#define FLD_AUD_ANC_EN 0x08000000
#define FLD_EN_C 0x04000000
#define FLD_EN_B 0x02000000
#define FLD_EN_A 0x01000000
/* Reserved [23:20] */
#define FLD_IDID1_LSB 0x000C0000
#define FLD_IDID0_LSB 0x00030000
#define FLD_IDID1_MSB 0x0000FF00
#define FLD_IDID0_MSB 0x000000FF
/*****************************************************************************/
#define GEN_STAT 0x40C
#define FLD_VCR_DETECT 0x00800000
#define FLD_SPECIAL_PLAY_N 0x00400000
#define FLD_VPRES 0x00200000
#define FLD_AGC_LOCK 0x00100000
#define FLD_CSC_LOCK 0x00080000
#define FLD_VLOCK 0x00040000
#define FLD_SRC_LOCK 0x00020000
#define FLD_HLOCK 0x00010000
#define FLD_VSYNC_N 0x00008000
#define FLD_SRC_FIFO_UFLOW 0x00004000
#define FLD_SRC_FIFO_OFLOW 0x00002000
#define FLD_FIELD 0x00001000
#define FLD_AFD_FMT_STAT 0x00000F00
#define FLD_MV_TYPE2_PAIR 0x00000080
#define FLD_MV_T3CS 0x00000040
#define FLD_MV_CS 0x00000020
#define FLD_MV_PSP 0x00000010
/* Reserved [3] */
#define FLD_MV_CDAT 0x00000003
/*****************************************************************************/
#define INT_STAT_MASK 0x410
#define FLD_COMB_3D_FIFO_MSK 0x80000000
#define FLD_WSS_DAT_AVAIL_MSK 0x40000000
#define FLD_GS2_DAT_AVAIL_MSK 0x20000000
#define FLD_GS1_DAT_AVAIL_MSK 0x10000000
#define FLD_CC_DAT_AVAIL_MSK 0x08000000
#define FLD_VPRES_CHANGE_MSK 0x04000000
#define FLD_MV_CHANGE_MSK 0x02000000
#define FLD_END_VBI_EVEN_MSK 0x01000000
#define FLD_END_VBI_ODD_MSK 0x00800000
#define FLD_FMT_CHANGE_MSK 0x00400000
#define FLD_VSYNC_TRAIL_MSK 0x00200000
#define FLD_HLOCK_CHANGE_MSK 0x00100000
#define FLD_VLOCK_CHANGE_MSK 0x00080000
#define FLD_CSC_LOCK_CHANGE_MSK 0x00040000
#define FLD_SRC_FIFO_UFLOW_MSK 0x00020000
#define FLD_SRC_FIFO_OFLOW_MSK 0x00010000
#define FLD_COMB_3D_FIFO_STAT 0x00008000
#define FLD_WSS_DAT_AVAIL_STAT 0x00004000
#define FLD_GS2_DAT_AVAIL_STAT 0x00002000
#define FLD_GS1_DAT_AVAIL_STAT 0x00001000
#define FLD_CC_DAT_AVAIL_STAT 0x00000800
#define FLD_VPRES_CHANGE_STAT 0x00000400
#define FLD_MV_CHANGE_STAT 0x00000200
#define FLD_END_VBI_EVEN_STAT 0x00000100
#define FLD_END_VBI_ODD_STAT 0x00000080
#define FLD_FMT_CHANGE_STAT 0x00000040
#define FLD_VSYNC_TRAIL_STAT 0x00000020
#define FLD_HLOCK_CHANGE_STAT 0x00000010
#define FLD_VLOCK_CHANGE_STAT 0x00000008
#define FLD_CSC_LOCK_CHANGE_STAT 0x00000004
#define FLD_SRC_FIFO_UFLOW_STAT 0x00000002
#define FLD_SRC_FIFO_OFLOW_STAT 0x00000001
/*****************************************************************************/
#define LUMA_CTRL 0x414
#define BRIGHTNESS_CTRL_BYTE 0x414
#define CONTRAST_CTRL_BYTE 0x415
#define LUMA_CTRL_BYTE_3 0x416
#define FLD_LUMA_CORE_SEL 0x00C00000
#define FLD_RANGE 0x00300000
/* Reserved [19] */
#define FLD_PEAK_EN 0x00040000
#define FLD_PEAK_SEL 0x00030000
#define FLD_CNTRST 0x0000FF00
#define FLD_BRITE 0x000000FF
/*****************************************************************************/
#define HSCALE_CTRL 0x418
#define FLD_HFILT 0x03000000
#define FLD_HSCALE 0x00FFFFFF
/*****************************************************************************/
#define VSCALE_CTRL 0x41C
#define FLD_LINE_AVG_DIS 0x01000000
/* Reserved [23:20] */
#define FLD_VS_INTRLACE 0x00080000
#define FLD_VFILT 0x00070000
/* Reserved [15:13] */
#define FLD_VSCALE 0x00001FFF
/*****************************************************************************/
#define CHROMA_CTRL 0x420
#define USAT_CTRL_BYTE 0x420
#define VSAT_CTRL_BYTE 0x421
#define HUE_CTRL_BYTE 0x422
#define FLD_C_LPF_EN 0x20000000
#define FLD_CHR_DELAY 0x1C000000
#define FLD_C_CORE_SEL 0x03000000
#define FLD_HUE 0x00FF0000
#define FLD_VSAT 0x0000FF00
#define FLD_USAT 0x000000FF
/*****************************************************************************/
#define VBI_LINE_CTRL1 0x424
#define FLD_VBI_MD_LINE4 0xFF000000
#define FLD_VBI_MD_LINE3 0x00FF0000
#define FLD_VBI_MD_LINE2 0x0000FF00
#define FLD_VBI_MD_LINE1 0x000000FF
/*****************************************************************************/
#define VBI_LINE_CTRL2 0x428
#define FLD_VBI_MD_LINE8 0xFF000000
#define FLD_VBI_MD_LINE7 0x00FF0000
#define FLD_VBI_MD_LINE6 0x0000FF00
#define FLD_VBI_MD_LINE5 0x000000FF
/*****************************************************************************/
#define VBI_LINE_CTRL3 0x42C
#define FLD_VBI_MD_LINE12 0xFF000000
#define FLD_VBI_MD_LINE11 0x00FF0000
#define FLD_VBI_MD_LINE10 0x0000FF00
#define FLD_VBI_MD_LINE9 0x000000FF
/*****************************************************************************/
#define VBI_LINE_CTRL4 0x430
#define FLD_VBI_MD_LINE16 0xFF000000
#define FLD_VBI_MD_LINE15 0x00FF0000
#define FLD_VBI_MD_LINE14 0x0000FF00
#define FLD_VBI_MD_LINE13 0x000000FF
/*****************************************************************************/
#define VBI_LINE_CTRL5 0x434
#define FLD_VBI_MD_LINE17 0x000000FF
/*****************************************************************************/
#define VBI_FC_CFG 0x438
#define FLD_FC_ALT2 0xFF000000
#define FLD_FC_ALT1 0x00FF0000
#define FLD_FC_ALT2_TYPE 0x0000F000
#define FLD_FC_ALT1_TYPE 0x00000F00
/* Reserved [7:1] */
#define FLD_FC_SEARCH_MODE 0x00000001
/*****************************************************************************/
#define VBI_MISC_CFG1 0x43C
#define FLD_TTX_PKTADRU 0xFFF00000
#define FLD_TTX_PKTADRL 0x000FFF00
/* Reserved [7:6] */
#define FLD_MOJI_PACK_DIS 0x00000020
#define FLD_VPS_DEC_DIS 0x00000010
#define FLD_CRI_MARG_SCALE 0x0000000C
#define FLD_EDGE_RESYNC_EN 0x00000002
#define FLD_ADAPT_SLICE_DIS 0x00000001
/*****************************************************************************/
#define VBI_MISC_CFG2 0x440
#define FLD_HAMMING_TYPE 0x0F000000
/* Reserved [23:20] */
#define FLD_WSS_FIFO_RST 0x00080000
#define FLD_GS2_FIFO_RST 0x00040000
#define FLD_GS1_FIFO_RST 0x00020000
#define FLD_CC_FIFO_RST 0x00010000
/* Reserved [15:12] */
#define FLD_VBI3_SDID 0x00000F00
#define FLD_VBI2_SDID 0x000000F0
#define FLD_VBI1_SDID 0x0000000F
/*****************************************************************************/
#define VBI_PAY1 0x444
#define FLD_GS1_FIFO_DAT 0xFF000000
#define FLD_GS1_STAT 0x00FF0000
#define FLD_CC_FIFO_DAT 0x0000FF00
#define FLD_CC_STAT 0x000000FF
/*****************************************************************************/
#define VBI_PAY2 0x448
#define FLD_WSS_FIFO_DAT 0xFF000000
#define FLD_WSS_STAT 0x00FF0000
#define FLD_GS2_FIFO_DAT 0x0000FF00
#define FLD_GS2_STAT 0x000000FF
/*****************************************************************************/
#define VBI_CUST1_CFG1 0x44C
/* Reserved [31] */
#define FLD_VBI1_CRIWIN 0x7F000000
#define FLD_VBI1_SLICE_DIST 0x00F00000
#define FLD_VBI1_BITINC 0x000FFF00
#define FLD_VBI1_HDELAY 0x000000FF
/*****************************************************************************/
#define VBI_CUST1_CFG2 0x450
#define FLD_VBI1_FC_LENGTH 0x1F000000
#define FLD_VBI1_FRAME_CODE 0x00FFFFFF
/*****************************************************************************/
#define VBI_CUST1_CFG3 0x454
#define FLD_VBI1_HAM_EN 0x80000000
#define FLD_VBI1_FIFO_MODE 0x70000000
#define FLD_VBI1_FORMAT_TYPE 0x0F000000
#define FLD_VBI1_PAYLD_LENGTH 0x00FF0000
#define FLD_VBI1_CRI_LENGTH 0x0000F000
#define FLD_VBI1_CRI_MARGIN 0x00000F00
#define FLD_VBI1_CRI_TIME 0x000000FF
/*****************************************************************************/
#define VBI_CUST2_CFG1 0x458
/* Reserved [31] */
#define FLD_VBI2_CRIWIN 0x7F000000
#define FLD_VBI2_SLICE_DIST 0x00F00000
#define FLD_VBI2_BITINC 0x000FFF00
#define FLD_VBI2_HDELAY 0x000000FF
/*****************************************************************************/
#define VBI_CUST2_CFG2 0x45C
#define FLD_VBI2_FC_LENGTH 0x1F000000
#define FLD_VBI2_FRAME_CODE 0x00FFFFFF
/*****************************************************************************/
#define VBI_CUST2_CFG3 0x460
#define FLD_VBI2_HAM_EN 0x80000000
#define FLD_VBI2_FIFO_MODE 0x70000000
#define FLD_VBI2_FORMAT_TYPE 0x0F000000
#define FLD_VBI2_PAYLD_LENGTH 0x00FF0000
#define FLD_VBI2_CRI_LENGTH 0x0000F000
#define FLD_VBI2_CRI_MARGIN 0x00000F00
#define FLD_VBI2_CRI_TIME 0x000000FF
/*****************************************************************************/
#define VBI_CUST3_CFG1 0x464
/* Reserved [31] */
#define FLD_VBI3_CRIWIN 0x7F000000
#define FLD_VBI3_SLICE_DIST 0x00F00000
#define FLD_VBI3_BITINC 0x000FFF00
#define FLD_VBI3_HDELAY 0x000000FF
/*****************************************************************************/
#define VBI_CUST3_CFG2 0x468
#define FLD_VBI3_FC_LENGTH 0x1F000000
#define FLD_VBI3_FRAME_CODE 0x00FFFFFF
/*****************************************************************************/
#define VBI_CUST3_CFG3 0x46C
#define FLD_VBI3_HAM_EN 0x80000000
#define FLD_VBI3_FIFO_MODE 0x70000000
#define FLD_VBI3_FORMAT_TYPE 0x0F000000
#define FLD_VBI3_PAYLD_LENGTH 0x00FF0000
#define FLD_VBI3_CRI_LENGTH 0x0000F000
#define FLD_VBI3_CRI_MARGIN 0x00000F00
#define FLD_VBI3_CRI_TIME 0x000000FF
/*****************************************************************************/
#define HORIZ_TIM_CTRL 0x470
#define FLD_BGDEL_CNT 0xFF000000
/* Reserved [23:22] */
#define FLD_HACTIVE_CNT 0x003FF000
/* Reserved [11:10] */
#define FLD_HBLANK_CNT 0x000003FF
/*****************************************************************************/
#define VERT_TIM_CTRL 0x474
#define FLD_V656BLANK_CNT 0xFF000000
/* Reserved [23:22] */
#define FLD_VACTIVE_CNT 0x003FF000
/* Reserved [11:10] */
#define FLD_VBLANK_CNT 0x000003FF
/*****************************************************************************/
#define SRC_COMB_CFG 0x478
#define FLD_CCOMB_2LN_CHECK 0x80000000
#define FLD_CCOMB_3LN_EN 0x40000000
#define FLD_CCOMB_2LN_EN 0x20000000
#define FLD_CCOMB_3D_EN 0x10000000
/* Reserved [27] */
#define FLD_LCOMB_3LN_EN 0x04000000
#define FLD_LCOMB_2LN_EN 0x02000000
#define FLD_LCOMB_3D_EN 0x01000000
#define FLD_LUMA_LPF_SEL 0x00C00000
#define FLD_UV_LPF_SEL 0x00300000
#define FLD_BLEND_SLOPE 0x000F0000
#define FLD_CCOMB_REDUCE_EN 0x00008000
/* Reserved [14:10] */
#define FLD_SRC_DECIM_RATIO 0x000003FF
/*****************************************************************************/
#define CHROMA_VBIOFF_CFG 0x47C
#define FLD_VBI_VOFFSET 0x1F000000
/* Reserved [23:20] */
#define FLD_SC_STEP 0x000FFFFF
/*****************************************************************************/
#define FIELD_COUNT 0x480
#define FLD_FIELD_COUNT_FLD 0x000003FF
/*****************************************************************************/
#define MISC_TIM_CTRL 0x484
#define FLD_DEBOUNCE_COUNT 0xC0000000
#define FLD_VT_LINE_CNT_HYST 0x30000000
/* Reserved [27] */
#define FLD_AFD_STAT 0x07FF0000
#define FLD_VPRES_VERT_EN 0x00008000
/* Reserved [14:12] */
#define FLD_HR32 0x00000800
#define FLD_TDALGN 0x00000400
#define FLD_TDFIELD 0x00000200
/* Reserved [8:6] */
#define FLD_TEMPDEC 0x0000003F
/*****************************************************************************/
#define DFE_CTRL1 0x488
#define FLD_CLAMP_AUTO_EN 0x80000000
#define FLD_AGC_AUTO_EN 0x40000000
#define FLD_VGA_CRUSH_EN 0x20000000
#define FLD_VGA_AUTO_EN 0x10000000
#define FLD_VBI_GATE_EN 0x08000000
#define FLD_CLAMP_LEVEL 0x07000000
/* Reserved [23:22] */
#define FLD_CLAMP_SKIP_CNT 0x00300000
#define FLD_AGC_GAIN 0x000FFF00
/* Reserved [7:6] */
#define FLD_VGA_GAIN 0x0000003F
/*****************************************************************************/
#define DFE_CTRL2 0x48C
#define FLD_VGA_ACQUIRE_RANGE 0x00FF0000
#define FLD_VGA_TRACK_RANGE 0x0000FF00
#define FLD_VGA_SYNC 0x000000FF
/*****************************************************************************/
#define DFE_CTRL3 0x490
#define FLD_BP_PERCENT 0xFF000000
#define FLD_DFT_THRESHOLD 0x00FF0000
/* Reserved [15:12] */
#define FLD_SYNC_WIDTH_SEL 0x00000600
#define FLD_BP_LOOP_GAIN 0x00000300
#define FLD_SYNC_LOOP_GAIN 0x000000C0
/* Reserved [5:4] */
#define FLD_AGC_LOOP_GAIN 0x0000000C
#define FLD_DCC_LOOP_GAIN 0x00000003
/*****************************************************************************/
#define PLL_CTRL 0x494
#define FLD_PLL_KD 0xFF000000
#define FLD_PLL_KI 0x00FF0000
#define FLD_PLL_MAX_OFFSET 0x0000FFFF
/*****************************************************************************/
#define HTL_CTRL 0x498
/* Reserved [31:24] */
#define FLD_AUTO_LOCK_SPD 0x00080000
#define FLD_MAN_FAST_LOCK 0x00040000
#define FLD_HTL_15K_EN 0x00020000
#define FLD_HTL_500K_EN 0x00010000
#define FLD_HTL_KD 0x0000FF00
#define FLD_HTL_KI 0x000000FF
/*****************************************************************************/
#define COMB_CTRL 0x49C
#define FLD_COMB_PHASE_LIMIT 0xFF000000
#define FLD_CCOMB_ERR_LIMIT 0x00FF0000
#define FLD_LUMA_THRESHOLD 0x0000FF00
#define FLD_LCOMB_ERR_LIMIT 0x000000FF
/*****************************************************************************/
#define CRUSH_CTRL 0x4A0
#define FLD_WTW_EN 0x00400000
#define FLD_CRUSH_FREQ 0x00200000
#define FLD_MAJ_SEL_EN 0x00100000
#define FLD_MAJ_SEL 0x000C0000
/* Reserved [17:15] */
#define FLD_SYNC_TIP_REDUCE 0x00007E00
/* Reserved [8:6] */
#define FLD_SYNC_TIP_INC 0x0000003F
/*****************************************************************************/
#define SOFT_RST_CTRL 0x4A4
#define FLD_VD_SOFT_RST 0x00008000
/* Reserved [14:12] */
#define FLD_REG_RST_MSK 0x00000800
#define FLD_VOF_RST_MSK 0x00000400
#define FLD_MVDET_RST_MSK 0x00000200
#define FLD_VBI_RST_MSK 0x00000100
#define FLD_SCALE_RST_MSK 0x00000080
#define FLD_CHROMA_RST_MSK 0x00000040
#define FLD_LUMA_RST_MSK 0x00000020
#define FLD_VTG_RST_MSK 0x00000010
#define FLD_YCSEP_RST_MSK 0x00000008
#define FLD_SRC_RST_MSK 0x00000004
#define FLD_DFE_RST_MSK 0x00000002
/* Reserved [0] */
/*****************************************************************************/
#define MV_DT_CTRL1 0x4A8
/* Reserved [31:29] */
#define FLD_PSP_STOP_LINE 0x1F000000
/* Reserved [23:21] */
#define FLD_PSP_STRT_LINE 0x001F0000
/* Reserved [15] */
#define FLD_PSP_LLIMW 0x00007F00
/* Reserved [7] */
#define FLD_PSP_ULIMW 0x0000007F
/*****************************************************************************/
#define MV_DT_CTRL2 0x4AC
#define FLD_CS_STOPWIN 0xFF000000
#define FLD_CS_STRTWIN 0x00FF0000
#define FLD_CS_WIDTH 0x0000FF00
#define FLD_PSP_SPEC_VAL 0x000000FF
/*****************************************************************************/
#define MV_DT_CTRL3 0x4B0
#define FLD_AUTO_RATE_DIS 0x80000000
#define FLD_HLOCK_DIS 0x40000000
#define FLD_SEL_FIELD_CNT 0x20000000
#define FLD_CS_TYPE2_SEL 0x10000000
#define FLD_CS_LINE_THRSH_SEL 0x08000000
#define FLD_CS_ATHRESH_SEL 0x04000000
#define FLD_PSP_SPEC_SEL 0x02000000
#define FLD_PSP_LINES_SEL 0x01000000
#define FLD_FIELD_CNT 0x00F00000
#define FLD_CS_TYPE2_CNT 0x000FC000
#define FLD_CS_LINE_CNT 0x00003F00
#define FLD_CS_ATHRESH_LEV 0x000000FF
/*****************************************************************************/
#define CHIP_VERSION 0x4B4
/* Cx231xx redefine */
#define VERSION 0x4B4
#define FLD_REV_ID 0x000000FF
/*****************************************************************************/
#define MISC_DIAG_CTRL 0x4B8
/* Reserved [31:24] */
#define FLD_SC_CONVERGE_THRESH 0x00FF0000
#define FLD_CCOMB_ERR_LIMIT_3D 0x0000FF00
#define FLD_LCOMB_ERR_LIMIT_3D 0x000000FF
/*****************************************************************************/
#define VBI_PASS_CTRL 0x4BC
#define FLD_VBI_PASS_MD 0x00200000
#define FLD_VBI_SETUP_DIS 0x00100000
#define FLD_PASS_LINE_CTRL 0x000FFFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define VCR_DET_CTRL 0x4c0
#define FLD_EN_FIELD_PHASE_DET 0x80000000
#define FLD_EN_HEAD_SW_DET 0x40000000
#define FLD_FIELD_PHASE_LENGTH 0x01FF0000
/* Reserved [29:25] */
#define FLD_FIELD_PHASE_DELAY 0x0000FF00
#define FLD_FIELD_PHASE_LIMIT 0x000000F0
#define FLD_HEAD_SW_DET_LIMIT 0x0000000F
/*****************************************************************************/
#define DL_CTL 0x800
#define DL_CTL_ADDRESS_LOW 0x800 /* Byte 1 in DL_CTL */
#define DL_CTL_ADDRESS_HIGH 0x801 /* Byte 2 in DL_CTL */
#define DL_CTL_DATA 0x802 /* Byte 3 in DL_CTL */
#define DL_CTL_CONTROL 0x803 /* Byte 4 in DL_CTL */
/* Reserved [31:5] */
#define FLD_START_8051 0x10000000
#define FLD_DL_ENABLE 0x08000000
#define FLD_DL_AUTO_INC 0x04000000
#define FLD_DL_MAP 0x03000000
/*****************************************************************************/
#define STD_DET_STATUS 0x804
#define FLD_SPARE_STATUS1 0xFF000000
#define FLD_SPARE_STATUS0 0x00FF0000
#define FLD_MOD_DET_STATUS1 0x0000FF00
#define FLD_MOD_DET_STATUS0 0x000000FF
/*****************************************************************************/
#define AUD_BUILD_NUM 0x806
#define AUD_VER_NUM 0x807
#define STD_DET_CTL 0x808
#define STD_DET_CTL_AUD_CTL 0x808 /* Byte 1 in STD_DET_CTL */
#define STD_DET_CTL_PREF_MODE 0x809 /* Byte 2 in STD_DET_CTL */
#define FLD_SPARE_CTL0 0xFF000000
#define FLD_DIS_DBX 0x00800000
#define FLD_DIS_BTSC 0x00400000
#define FLD_DIS_NICAM_A2 0x00200000
#define FLD_VIDEO_PRESENT 0x00100000
#define FLD_DW8051_VIDEO_FORMAT 0x000F0000
#define FLD_PREF_DEC_MODE 0x0000FF00
#define FLD_AUD_CONFIG 0x000000FF
/*****************************************************************************/
#define DW8051_INT 0x80C
#define FLD_VIDEO_PRESENT_CHANGE 0x80000000
#define FLD_VIDEO_CHANGE 0x40000000
#define FLD_RDS_READY 0x20000000
#define FLD_AC97_INT 0x10000000
#define FLD_NICAM_BIT_ERROR_TOO_HIGH 0x08000000
#define FLD_NICAM_LOCK 0x04000000
#define FLD_NICAM_UNLOCK 0x02000000
#define FLD_DFT4_TH_CMP 0x01000000
/* Reserved [23:22] */
#define FLD_LOCK_IND_INT 0x00200000
#define FLD_DFT3_TH_CMP 0x00100000
#define FLD_DFT2_TH_CMP 0x00080000
#define FLD_DFT1_TH_CMP 0x00040000
#define FLD_FM2_DFT_TH_CMP 0x00020000
#define FLD_FM1_DFT_TH_CMP 0x00010000
#define FLD_VIDEO_PRESENT_EN 0x00008000
#define FLD_VIDEO_CHANGE_EN 0x00004000
#define FLD_RDS_READY_EN 0x00002000
#define FLD_AC97_INT_EN 0x00001000
#define FLD_NICAM_BIT_ERROR_TOO_HIGH_EN 0x00000800
#define FLD_NICAM_LOCK_EN 0x00000400
#define FLD_NICAM_UNLOCK_EN 0x00000200
#define FLD_DFT4_TH_CMP_EN 0x00000100
/* Reserved [7] */
#define FLD_DW8051_INT6_CTL1 0x00000040
#define FLD_DW8051_INT5_CTL1 0x00000020
#define FLD_DW8051_INT4_CTL1 0x00000010
#define FLD_DW8051_INT3_CTL1 0x00000008
#define FLD_DW8051_INT2_CTL1 0x00000004
#define FLD_DW8051_INT1_CTL1 0x00000002
#define FLD_DW8051_INT0_CTL1 0x00000001
/*****************************************************************************/
#define GENERAL_CTL 0x810
#define FLD_RDS_INT 0x80000000
#define FLD_NBER_INT 0x40000000
#define FLD_NLL_INT 0x20000000
#define FLD_IFL_INT 0x10000000
#define FLD_FDL_INT 0x08000000
#define FLD_AFC_INT 0x04000000
#define FLD_AMC_INT 0x02000000
#define FLD_AC97_INT_CTL 0x01000000
#define FLD_RDS_INT_DIS 0x00800000
#define FLD_NBER_INT_DIS 0x00400000
#define FLD_NLL_INT_DIS 0x00200000
#define FLD_IFL_INT_DIS 0x00100000
#define FLD_FDL_INT_DIS 0x00080000
#define FLD_FC_INT_DIS 0x00040000
#define FLD_AMC_INT_DIS 0x00020000
#define FLD_AC97_INT_DIS 0x00010000
#define FLD_REV_NUM 0x0000FF00
/* Reserved [7:5] */
#define FLD_DBX_SOFT_RESET_REG 0x00000010
#define FLD_AD_SOFT_RESET_REG 0x00000008
#define FLD_SRC_SOFT_RESET_REG 0x00000004
#define FLD_CDMOD_SOFT_RESET 0x00000002
#define FLD_8051_SOFT_RESET 0x00000001
/*****************************************************************************/
#define AAGC_CTL 0x814
#define FLD_AFE_12DB_EN 0x80000000
#define FLD_AAGC_DEFAULT_EN 0x40000000
#define FLD_AAGC_DEFAULT 0x3F000000
/* Reserved [23] */
#define FLD_AAGC_GAIN 0x00600000
#define FLD_AAGC_TH 0x001F0000
/* Reserved [15:14] */
#define FLD_AAGC_HYST2 0x00003F00
/* Reserved [7:6] */
#define FLD_AAGC_HYST1 0x0000003F
/*****************************************************************************/
#define IF_SRC_CTL 0x818
#define FLD_DBX_BYPASS 0x80000000
/* Reserved [30:25] */
#define FLD_IF_SRC_MODE 0x01000000
/* Reserved [23:18] */
#define FLD_IF_SRC_PHASE_INC 0x0001FFFF
/*****************************************************************************/
#define ANALOG_DEMOD_CTL 0x81C
#define FLD_ROT1_PHACC_PROG 0xFFFF0000
/* Reserved [15] */
#define FLD_FM1_DELAY_FIX 0x00007000
#define FLD_PDF4_SHIFT 0x00000C00
#define FLD_PDF3_SHIFT 0x00000300
#define FLD_PDF2_SHIFT 0x000000C0
#define FLD_PDF1_SHIFT 0x00000030
#define FLD_FMBYPASS_MODE2 0x00000008
#define FLD_FMBYPASS_MODE1 0x00000004
#define FLD_NICAM_MODE 0x00000002
#define FLD_BTSC_FMRADIO_MODE 0x00000001
/*****************************************************************************/
#define ROT_FREQ_CTL 0x820
#define FLD_ROT3_PHACC_PROG 0xFFFF0000
#define FLD_ROT2_PHACC_PROG 0x0000FFFF
/*****************************************************************************/
#define FM_CTL 0x824
#define FLD_FM2_DC_FB_SHIFT 0xF0000000
#define FLD_FM2_DC_INT_SHIFT 0x0F000000
#define FLD_FM2_AFC_RESET 0x00800000
#define FLD_FM2_DC_PASS_IN 0x00400000
#define FLD_FM2_DAGC_SHIFT 0x00380000
#define FLD_FM2_CORDIC_SHIFT 0x00070000
#define FLD_FM1_DC_FB_SHIFT 0x0000F000
#define FLD_FM1_DC_INT_SHIFT 0x00000F00
#define FLD_FM1_AFC_RESET 0x00000080
#define FLD_FM1_DC_PASS_IN 0x00000040
#define FLD_FM1_DAGC_SHIFT 0x00000038
#define FLD_FM1_CORDIC_SHIFT 0x00000007
/*****************************************************************************/
#define LPF_PDF_CTL 0x828
/* Reserved [31:30] */
#define FLD_LPF32_SHIFT1 0x30000000
#define FLD_LPF32_SHIFT2 0x0C000000
#define FLD_LPF160_SHIFTA 0x03000000
#define FLD_LPF160_SHIFTB 0x00C00000
#define FLD_LPF160_SHIFTC 0x00300000
#define FLD_LPF32_COEF_SEL2 0x000C0000
#define FLD_LPF32_COEF_SEL1 0x00030000
#define FLD_LPF160_COEF_SELC 0x0000C000
#define FLD_LPF160_COEF_SELB 0x00003000
#define FLD_LPF160_COEF_SELA 0x00000C00
#define FLD_LPF160_IN_EN_REG 0x00000300
#define FLD_PDF4_PDF_SEL 0x000000C0
#define FLD_PDF3_PDF_SEL 0x00000030
#define FLD_PDF2_PDF_SEL 0x0000000C
#define FLD_PDF1_PDF_SEL 0x00000003
/*****************************************************************************/
#define DFT1_CTL1 0x82C
#define FLD_DFT1_DWELL 0xFFFF0000
#define FLD_DFT1_FREQ 0x0000FFFF
/*****************************************************************************/
#define DFT1_CTL2 0x830
#define FLD_DFT1_THRESHOLD 0xFFFFFF00
#define FLD_DFT1_CMP_CTL 0x00000080
#define FLD_DFT1_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_DFT1_START 0x00000001
/*****************************************************************************/
#define DFT1_STATUS 0x834
#define FLD_DFT1_DONE 0x80000000
#define FLD_DFT1_TH_CMP_STAT 0x40000000
#define FLD_DFT1_RESULT 0x3FFFFFFF
/*****************************************************************************/
#define DFT2_CTL1 0x838
#define FLD_DFT2_DWELL 0xFFFF0000
#define FLD_DFT2_FREQ 0x0000FFFF
/*****************************************************************************/
#define DFT2_CTL2 0x83C
#define FLD_DFT2_THRESHOLD 0xFFFFFF00
#define FLD_DFT2_CMP_CTL 0x00000080
#define FLD_DFT2_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_DFT2_START 0x00000001
/*****************************************************************************/
#define DFT2_STATUS 0x840
#define FLD_DFT2_DONE 0x80000000
#define FLD_DFT2_TH_CMP_STAT 0x40000000
#define FLD_DFT2_RESULT 0x3FFFFFFF
/*****************************************************************************/
#define DFT3_CTL1 0x844
#define FLD_DFT3_DWELL 0xFFFF0000
#define FLD_DFT3_FREQ 0x0000FFFF
/*****************************************************************************/
#define DFT3_CTL2 0x848
#define FLD_DFT3_THRESHOLD 0xFFFFFF00
#define FLD_DFT3_CMP_CTL 0x00000080
#define FLD_DFT3_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_DFT3_START 0x00000001
/*****************************************************************************/
#define DFT3_STATUS 0x84C
#define FLD_DFT3_DONE 0x80000000
#define FLD_DFT3_TH_CMP_STAT 0x40000000
#define FLD_DFT3_RESULT 0x3FFFFFFF
/*****************************************************************************/
#define DFT4_CTL1 0x850
#define FLD_DFT4_DWELL 0xFFFF0000
#define FLD_DFT4_FREQ 0x0000FFFF
/*****************************************************************************/
#define DFT4_CTL2 0x854
#define FLD_DFT4_THRESHOLD 0xFFFFFF00
#define FLD_DFT4_CMP_CTL 0x00000080
#define FLD_DFT4_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_DFT4_START 0x00000001
/*****************************************************************************/
#define DFT4_STATUS 0x858
#define FLD_DFT4_DONE 0x80000000
#define FLD_DFT4_TH_CMP_STAT 0x40000000
#define FLD_DFT4_RESULT 0x3FFFFFFF
/*****************************************************************************/
#define AM_MTS_DET 0x85C
#define FLD_AM_MTS_MODE 0x80000000
/* Reserved [30:26] */
#define FLD_AM_SUB 0x02000000
#define FLD_AM_GAIN_EN 0x01000000
/* Reserved [23:16] */
#define FLD_AMMTS_GAIN_SCALE 0x0000E000
#define FLD_MTS_PDF_SHIFT 0x00001800
#define FLD_AM_REG_GAIN 0x00000700
#define FLD_AGC_REF 0x000000FF
/*****************************************************************************/
#define ANALOG_MUX_CTL 0x860
/* Reserved [31:29] */
#define FLD_MUX21_SEL 0x10000000
#define FLD_MUX20_SEL 0x08000000
#define FLD_MUX19_SEL 0x04000000
#define FLD_MUX18_SEL 0x02000000
#define FLD_MUX17_SEL 0x01000000
#define FLD_MUX16_SEL 0x00800000
#define FLD_MUX15_SEL 0x00400000
#define FLD_MUX14_SEL 0x00300000
#define FLD_MUX13_SEL 0x000C0000
#define FLD_MUX12_SEL 0x00020000
#define FLD_MUX11_SEL 0x00018000
#define FLD_MUX10_SEL 0x00004000
#define FLD_MUX9_SEL 0x00002000
#define FLD_MUX8_SEL 0x00001000
#define FLD_MUX7_SEL 0x00000800
#define FLD_MUX6_SEL 0x00000600
#define FLD_MUX5_SEL 0x00000100
#define FLD_MUX4_SEL 0x000000C0
#define FLD_MUX3_SEL 0x00000030
#define FLD_MUX2_SEL 0x0000000C
#define FLD_MUX1_SEL 0x00000003
/*****************************************************************************/
/* Cx231xx redefine */
#define DPLL_CTRL1 0x864
#define DIG_PLL_CTL1 0x864
#define FLD_PLL_STATUS 0x07000000
#define FLD_BANDWIDTH_SELECT 0x00030000
#define FLD_PLL_SHIFT_REG 0x00007000
#define FLD_PHASE_SHIFT 0x000007FF
/*****************************************************************************/
/* Cx231xx redefine */
#define DPLL_CTRL2 0x868
#define DIG_PLL_CTL2 0x868
#define FLD_PLL_UNLOCK_THR 0xFF000000
#define FLD_PLL_LOCK_THR 0x00FF0000
/* Reserved [15:8] */
#define FLD_AM_PDF_SEL2 0x000000C0
#define FLD_AM_PDF_SEL1 0x00000030
#define FLD_DPLL_FSM_CTRL 0x0000000C
/* Reserved [1] */
#define FLD_PLL_PILOT_DET 0x00000001
/*****************************************************************************/
/* Cx231xx redefine */
#define DPLL_CTRL3 0x86C
#define DIG_PLL_CTL3 0x86C
#define FLD_DISABLE_LOOP 0x01000000
#define FLD_A1_DS1_SEL 0x000C0000
#define FLD_A1_DS2_SEL 0x00030000
#define FLD_A1_KI 0x0000FF00
#define FLD_A1_KD 0x000000FF
/*****************************************************************************/
/* Cx231xx redefine */
#define DPLL_CTRL4 0x870
#define DIG_PLL_CTL4 0x870
#define FLD_A2_DS1_SEL 0x000C0000
#define FLD_A2_DS2_SEL 0x00030000
#define FLD_A2_KI 0x0000FF00
#define FLD_A2_KD 0x000000FF
/*****************************************************************************/
/* Cx231xx redefine */
#define DPLL_CTRL5 0x874
#define DIG_PLL_CTL5 0x874
#define FLD_TRK_DS1_SEL 0x000C0000
#define FLD_TRK_DS2_SEL 0x00030000
#define FLD_TRK_KI 0x0000FF00
#define FLD_TRK_KD 0x000000FF
/*****************************************************************************/
#define DEEMPH_GAIN_CTL 0x878
#define FLD_DEEMPH2_GAIN 0xFFFF0000
#define FLD_DEEMPH1_GAIN 0x0000FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_COEFF1 0x87C
#define DEEMPH_COEF1 0x87C
#define FLD_DEEMPH_B0 0xFFFF0000
#define FLD_DEEMPH_A0 0x0000FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_COEFF2 0x880
#define DEEMPH_COEF2 0x880
#define FLD_DEEMPH_B1 0xFFFF0000
#define FLD_DEEMPH_A1 0x0000FFFF
/*****************************************************************************/
#define DBX1_CTL1 0x884
#define FLD_DBX1_WBE_GAIN 0xFFFF0000
#define FLD_DBX1_IN_GAIN 0x0000FFFF
/*****************************************************************************/
#define DBX1_CTL2 0x888
#define FLD_DBX1_SE_BYPASS 0xFFFF0000
#define FLD_DBX1_SE_GAIN 0x0000FFFF
/*****************************************************************************/
#define DBX1_RMS_SE 0x88C
#define FLD_DBX1_RMS_WBE 0xFFFF0000
#define FLD_DBX1_RMS_SE_FLD 0x0000FFFF
/*****************************************************************************/
#define DBX2_CTL1 0x890
#define FLD_DBX2_WBE_GAIN 0xFFFF0000
#define FLD_DBX2_IN_GAIN 0x0000FFFF
/*****************************************************************************/
#define DBX2_CTL2 0x894
#define FLD_DBX2_SE_BYPASS 0xFFFF0000
#define FLD_DBX2_SE_GAIN 0x0000FFFF
/*****************************************************************************/
#define DBX2_RMS_SE 0x898
#define FLD_DBX2_RMS_WBE 0xFFFF0000
#define FLD_DBX2_RMS_SE_FLD 0x0000FFFF
/*****************************************************************************/
#define AM_FM_DIFF 0x89C
/* Reserved [31] */
#define FLD_FM_DIFF_OUT 0x7FFF0000
/* Reserved [15] */
#define FLD_AM_DIFF_OUT 0x00007FFF
/*****************************************************************************/
#define NICAM_FAW 0x8A0
#define FLD_FAWDETWINEND 0xFC000000
#define FLD_FAWDETWINSTR 0x03FF0000
/* Reserved [15:12] */
#define FLD_FAWDETTHRSHLD3 0x00000F00
#define FLD_FAWDETTHRSHLD2 0x000000F0
#define FLD_FAWDETTHRSHLD1 0x0000000F
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_GAIN 0x8A4
#define NICAM_DEEMPHGAIN 0x8A4
/* Reserved [31:18] */
#define FLD_DEEMPHGAIN 0x0003FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_NUMER1 0x8A8
#define NICAM_DEEMPHNUMER1 0x8A8
/* Reserved [31:18] */
#define FLD_DEEMPHNUMER1 0x0003FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_NUMER2 0x8AC
#define NICAM_DEEMPHNUMER2 0x8AC
/* Reserved [31:18] */
#define FLD_DEEMPHNUMER2 0x0003FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_DENOM1 0x8B0
#define NICAM_DEEMPHDENOM1 0x8B0
/* Reserved [31:18] */
#define FLD_DEEMPHDENOM1 0x0003FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define DEEMPH_DENOM2 0x8B4
#define NICAM_DEEMPHDENOM2 0x8B4
/* Reserved [31:18] */
#define FLD_DEEMPHDENOM2 0x0003FFFF
/*****************************************************************************/
#define NICAM_ERRLOG_CTL1 0x8B8
/* Reserved [31:28] */
#define FLD_ERRINTRPTTHSHLD1 0x0FFF0000
/* Reserved [15:12] */
#define FLD_ERRLOGPERIOD 0x00000FFF
/*****************************************************************************/
#define NICAM_ERRLOG_CTL2 0x8BC
/* Reserved [31:28] */
#define FLD_ERRINTRPTTHSHLD3 0x0FFF0000
/* Reserved [15:12] */
#define FLD_ERRINTRPTTHSHLD2 0x00000FFF
/*****************************************************************************/
#define NICAM_ERRLOG_STS1 0x8C0
/* Reserved [31:28] */
#define FLD_ERRLOG2 0x0FFF0000
/* Reserved [15:12] */
#define FLD_ERRLOG1 0x00000FFF
/*****************************************************************************/
#define NICAM_ERRLOG_STS2 0x8C4
/* Reserved [31:12] */
#define FLD_ERRLOG3 0x00000FFF
/*****************************************************************************/
#define NICAM_STATUS 0x8C8
/* Reserved [31:20] */
#define FLD_NICAM_CIB 0x000C0000
#define FLD_NICAM_LOCK_STAT 0x00020000
#define FLD_NICAM_MUTE 0x00010000
#define FLD_NICAMADDIT_DATA 0x0000FFE0
#define FLD_NICAMCNTRL 0x0000001F
/*****************************************************************************/
#define DEMATRIX_CTL 0x8CC
#define FLD_AC97_IN_SHIFT 0xF0000000
#define FLD_I2S_IN_SHIFT 0x0F000000
#define FLD_DEMATRIX_SEL_CTL 0x00FF0000
/* Reserved [15:11] */
#define FLD_DMTRX_BYPASS 0x00000400
#define FLD_DEMATRIX_MODE 0x00000300
/* Reserved [7:6] */
#define FLD_PH_DBX_SEL 0x00000020
#define FLD_PH_CH_SEL 0x00000010
#define FLD_PHASE_FIX 0x0000000F
/*****************************************************************************/
#define PATH1_CTL1 0x8D0
/* Reserved [31:29] */
#define FLD_PATH1_MUTE_CTL 0x1F000000
/* Reserved [23:22] */
#define FLD_PATH1_AVC_CG 0x00300000
#define FLD_PATH1_AVC_RT 0x000F0000
#define FLD_PATH1_AVC_AT 0x0000F000
#define FLD_PATH1_AVC_STEREO 0x00000800
#define FLD_PATH1_AVC_CR 0x00000700
#define FLD_PATH1_AVC_RMS_CON 0x000000F0
#define FLD_PATH1_SEL_CTL 0x0000000F
/*****************************************************************************/
#define PATH1_VOL_CTL 0x8D4
#define FLD_PATH1_AVC_THRESHOLD 0x7FFF0000
#define FLD_PATH1_BAL_LEFT 0x00008000
#define FLD_PATH1_BAL_LEVEL 0x00007F00
#define FLD_PATH1_VOLUME 0x000000FF
/*****************************************************************************/
#define PATH1_EQ_CTL 0x8D8
/* Reserved [31:30] */
#define FLD_PATH1_EQ_TREBLE_VOL 0x3F000000
/* Reserved [23:22] */
#define FLD_PATH1_EQ_MID_VOL 0x003F0000
/* Reserved [15:14] */
#define FLD_PATH1_EQ_BASS_VOL 0x00003F00
/* Reserved [7:1] */
#define FLD_PATH1_EQ_BAND_SEL 0x00000001
/*****************************************************************************/
#define PATH1_SC_CTL 0x8DC
#define FLD_PATH1_SC_THRESHOLD 0x7FFF0000
#define FLD_PATH1_SC_RT 0x0000F000
#define FLD_PATH1_SC_AT 0x00000F00
#define FLD_PATH1_SC_STEREO 0x00000080
#define FLD_PATH1_SC_CR 0x00000070
#define FLD_PATH1_SC_RMS_CON 0x0000000F
/*****************************************************************************/
#define PATH2_CTL1 0x8E0
/* Reserved [31:26] */
#define FLD_PATH2_MUTE_CTL 0x03000000
/* Reserved [23:22] */
#define FLD_PATH2_AVC_CG 0x00300000
#define FLD_PATH2_AVC_RT 0x000F0000
#define FLD_PATH2_AVC_AT 0x0000F000
#define FLD_PATH2_AVC_STEREO 0x00000800
#define FLD_PATH2_AVC_CR 0x00000700
#define FLD_PATH2_AVC_RMS_CON 0x000000F0
#define FLD_PATH2_SEL_CTL 0x0000000F
/*****************************************************************************/
#define PATH2_VOL_CTL 0x8E4
#define FLD_PATH2_AVC_THRESHOLD 0xFFFF0000
#define FLD_PATH2_BAL_LEFT 0x00008000
#define FLD_PATH2_BAL_LEVEL 0x00007F00
#define FLD_PATH2_VOLUME 0x000000FF
/*****************************************************************************/
#define PATH2_EQ_CTL 0x8E8
/* Reserved [31:30] */
#define FLD_PATH2_EQ_TREBLE_VOL 0x3F000000
/* Reserved [23:22] */
#define FLD_PATH2_EQ_MID_VOL 0x003F0000
/* Reserved [15:14] */
#define FLD_PATH2_EQ_BASS_VOL 0x00003F00
/* Reserved [7:1] */
#define FLD_PATH2_EQ_BAND_SEL 0x00000001
/*****************************************************************************/
#define PATH2_SC_CTL 0x8EC
#define FLD_PATH2_SC_THRESHOLD 0xFFFF0000
#define FLD_PATH2_SC_RT 0x0000F000
#define FLD_PATH2_SC_AT 0x00000F00
#define FLD_PATH2_SC_STEREO 0x00000080
#define FLD_PATH2_SC_CR 0x00000070
#define FLD_PATH2_SC_RMS_CON 0x0000000F
/*****************************************************************************/
#define SRC_CTL 0x8F0
#define FLD_SRC_STATUS 0xFFFFFF00
#define FLD_FIFO_LF_EN 0x000000FC
#define FLD_BYPASS_LI 0x00000002
#define FLD_BYPASS_PF 0x00000001
/*****************************************************************************/
#define SRC_LF_COEF 0x8F4
#define FLD_LOOP_FILTER_COEF2 0xFFFF0000
#define FLD_LOOP_FILTER_COEF1 0x0000FFFF
/*****************************************************************************/
#define SRC1_CTL 0x8F8
/* Reserved [31:28] */
#define FLD_SRC1_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC1_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define SRC2_CTL 0x8FC
/* Reserved [31:28] */
#define FLD_SRC2_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC2_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define SRC3_CTL 0x900
/* Reserved [31:28] */
#define FLD_SRC3_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC3_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define SRC4_CTL 0x904
/* Reserved [31:28] */
#define FLD_SRC4_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC4_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define SRC5_CTL 0x908
/* Reserved [31:28] */
#define FLD_SRC5_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC5_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define SRC6_CTL 0x90C
/* Reserved [31:28] */
#define FLD_SRC6_FIFO_RD_TH 0x0F000000
/* Reserved [23:18] */
#define FLD_SRC6_PHASE_INC 0x0003FFFF
/*****************************************************************************/
#define BAND_OUT_SEL 0x910
#define FLD_SRC6_IN_SEL 0xC0000000
#define FLD_SRC6_CLK_SEL 0x30000000
#define FLD_SRC5_IN_SEL 0x0C000000
#define FLD_SRC5_CLK_SEL 0x03000000
#define FLD_SRC4_IN_SEL 0x00C00000
#define FLD_SRC4_CLK_SEL 0x00300000
#define FLD_SRC3_IN_SEL 0x000C0000
#define FLD_SRC3_CLK_SEL 0x00030000
#define FLD_BASEBAND_BYPASS_CTL 0x0000FF00
#define FLD_AC97_SRC_SEL 0x000000C0
#define FLD_I2S_SRC_SEL 0x00000030
#define FLD_PARALLEL2_SRC_SEL 0x0000000C
#define FLD_PARALLEL1_SRC_SEL 0x00000003
/*****************************************************************************/
#define I2S_IN_CTL 0x914
/* Reserved [31:11] */
#define FLD_I2S_UP2X_BW20K 0x00000400
#define FLD_I2S_UP2X_BYPASS 0x00000200
#define FLD_I2S_IN_MASTER_MODE 0x00000100
#define FLD_I2S_IN_SONY_MODE 0x00000080
#define FLD_I2S_IN_RIGHT_JUST 0x00000040
#define FLD_I2S_IN_WS_SEL 0x00000020
#define FLD_I2S_IN_BCN_DEL 0x0000001F
/*****************************************************************************/
#define I2S_OUT_CTL 0x918
/* Reserved [31:17] */
#define FLD_I2S_OUT_SOFT_RESET_EN 0x00010000
/* Reserved [15:9] */
#define FLD_I2S_OUT_MASTER_MODE 0x00000100
#define FLD_I2S_OUT_SONY_MODE 0x00000080
#define FLD_I2S_OUT_RIGHT_JUST 0x00000040
#define FLD_I2S_OUT_WS_SEL 0x00000020
#define FLD_I2S_OUT_BCN_DEL 0x0000001F
/*****************************************************************************/
#define AC97_CTL 0x91C
/* Reserved [31:26] */
#define FLD_AC97_UP2X_BW20K 0x02000000
#define FLD_AC97_UP2X_BYPASS 0x01000000
/* Reserved [23:17] */
#define FLD_AC97_RST_ACL 0x00010000
/* Reserved [15:9] */
#define FLD_AC97_WAKE_UP_SYNC 0x00000100
/* Reserved [7:1] */
#define FLD_AC97_SHUTDOWN 0x00000001
/* Cx231xx redefine */
#define QPSK_IAGC_CTL1 0x94c
#define QPSK_IAGC_CTL2 0x950
#define QPSK_FEPR_FREQ 0x954
#define QPSK_BTL_CTL1 0x958
#define QPSK_BTL_CTL2 0x95c
#define QPSK_CTL_CTL1 0x960
#define QPSK_CTL_CTL2 0x964
#define QPSK_MF_FAGC_CTL 0x968
#define QPSK_EQ_CTL 0x96c
#define QPSK_LOCK_CTL 0x970
/*****************************************************************************/
#define FM1_DFT_CTL 0x9A8
#define FLD_FM1_DFT_THRESHOLD 0xFFFF0000
/* Reserved [15:8] */
#define FLD_FM1_DFT_CMP_CTL 0x00000080
#define FLD_FM1_DFT_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_FM1_DFT_START 0x00000001
/*****************************************************************************/
#define FM1_DFT_STATUS 0x9AC
#define FLD_FM1_DFT_DONE 0x80000000
/* Reserved [30:19] */
#define FLD_FM_DFT_TH_CMP 0x00040000
#define FLD_FM1_DFT 0x0003FFFF
/*****************************************************************************/
#define FM2_DFT_CTL 0x9B0
#define FLD_FM2_DFT_THRESHOLD 0xFFFF0000
/* Reserved [15:8] */
#define FLD_FM2_DFT_CMP_CTL 0x00000080
#define FLD_FM2_DFT_AVG 0x00000070
/* Reserved [3:1] */
#define FLD_FM2_DFT_START 0x00000001
/*****************************************************************************/
#define FM2_DFT_STATUS 0x9B4
#define FLD_FM2_DFT_DONE 0x80000000
/* Reserved [30:19] */
#define FLD_FM2_DFT_TH_CMP_STAT 0x00040000
#define FLD_FM2_DFT 0x0003FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define AAGC_STATUS_REG 0x9B8
#define AAGC_STATUS 0x9B8
/* Reserved [31:27] */
#define FLD_FM2_DAGC_OUT 0x07000000
/* Reserved [23:19] */
#define FLD_FM1_DAGC_OUT 0x00070000
/* Reserved [15:6] */
#define FLD_AFE_VGA_OUT 0x0000003F
/*****************************************************************************/
#define MTS_GAIN_STATUS 0x9BC
/* Reserved [31:14] */
#define FLD_MTS_GAIN 0x00003FFF
#define RDS_OUT 0x9C0
#define FLD_RDS_Q 0xFFFF0000
#define FLD_RDS_I 0x0000FFFF
/*****************************************************************************/
#define AUTOCONFIG_REG 0x9C4
/* Reserved [31:4] */
#define FLD_AUTOCONFIG_MODE 0x0000000F
#define FM_AFC 0x9C8
#define FLD_FM2_AFC 0xFFFF0000
#define FLD_FM1_AFC 0x0000FFFF
/*****************************************************************************/
/* Cx231xx redefine */
#define NEW_SPARE 0x9CC
#define NEW_SPARE_REG 0x9CC
/*****************************************************************************/
#define DBX_ADJ 0x9D0
/* Reserved [31:28] */
#define FLD_DBX2_ADJ 0x0FFF0000
/* Reserved [15:12] */
#define FLD_DBX1_ADJ 0x00000FFF
#define VID_FMT_AUTO 0
#define VID_FMT_NTSC_M 1
#define VID_FMT_NTSC_J 2
#define VID_FMT_NTSC_443 3
#define VID_FMT_PAL_BDGHI 4
#define VID_FMT_PAL_M 5
#define VID_FMT_PAL_N 6
#define VID_FMT_PAL_NC 7
#define VID_FMT_PAL_60 8
#define VID_FMT_SECAM 12
#define VID_FMT_SECAM_60 13
#define INPUT_MODE_CVBS_0 0 /* INPUT_MODE_VALUE(0) */
#define INPUT_MODE_YC_1 1 /* INPUT_MODE_VALUE(1) */
#define INPUT_MODE_YC2_2 2 /* INPUT_MODE_VALUE(2) */
#define INPUT_MODE_YUV_3 3 /* INPUT_MODE_VALUE(3) */
#define LUMA_LPF_LOW_BANDPASS 0 /* 0.6Mhz lowpass filter bandwidth */
#define LUMA_LPF_MEDIUM_BANDPASS 1 /* 1.0Mhz lowpass filter bandwidth */
#define LUMA_LPF_HIGH_BANDPASS 2 /* 1.5Mhz lowpass filter bandwidth */
#define UV_LPF_LOW_BANDPASS 0 /* 0.6Mhz lowpass filter bandwidth */
#define UV_LPF_MEDIUM_BANDPASS 1 /* 1.0Mhz lowpass filter bandwidth */
#define UV_LPF_HIGH_BANDPASS 2 /* 1.5Mhz lowpass filter bandwidth */
#define TWO_TAP_FILT 0
#define THREE_TAP_FILT 1
#define FOUR_TAP_FILT 2
#define FIVE_TAP_FILT 3
#define AUD_CHAN_SRC_PARALLEL 0
#define AUD_CHAN_SRC_I2S_INPUT 1
#define AUD_CHAN_SRC_FLATIRON 2
#define AUD_CHAN_SRC_PARALLEL3 3
#define OUT_MODE_601 0
#define OUT_MODE_656 1
#define OUT_MODE_VIP11 2
#define OUT_MODE_VIP20 3
#define PHASE_INC_49MHZ 0x0DF22
#define PHASE_INC_56MHZ 0x0FA5B
#define PHASE_INC_28MHZ 0x010000
#endif
|