summaryrefslogtreecommitdiffstats
path: root/sound/soc/imx/mx1_mx2-pcm.h
blob: e1e3a3fd7bfe89b16d22b345c573a2c01b13c86a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
/*
 * mx1_mx2-pcm.h :- ASoC platform header for Freescale i.MX1x, i.MX2x
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef _MXC_PCM_H
#define _MXC_PCM_H

/* AUDMUX register definitions */
#define AUDMUX_IO_BASE_ADDR	IO_ADDRESS(AUDMUX_BASE_ADDR)

#define DAM_HPCR1	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x00)))
#define DAM_HPCR2	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x04)))
#define DAM_HPCR3	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x08)))
#define DAM_PPCR1	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x10)))
#define DAM_PPCR2	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x14)))
#define DAM_PPCR3	(*((volatile u32 *)(AUDMUX_IO_BASE_ADDR + 0x1C)))

#define AUDMUX_HPCR_TFSDIR	(1 << 31)
#define AUDMUX_HPCR_TCLKDIR	(1 << 30)
#define AUDMUX_HPCR_TFCSEL(x)	(((x) & 0xff) << 26)
#define AUDMUX_HPCR_RXDSEL(x)	(((x) & 0x7) << 13)
#define AUDMUX_HPCR_SYN		(1 << 12)

#define AUDMUX_PPCR_TFSDIR	(1 << 31)
#define AUDMUX_PPCR_TCLKDIR	(1 << 30)
#define AUDMUX_PPCR_TFCSEL(x)	(((x) & 0xff) << 26)
#define AUDMUX_PPCR_RXDSEL(x)	(((x) & 0x7) << 13)
#define AUDMUX_PPCR_SYN		(1 << 12)

/* DMA information for mx1_mx2 platforms */
struct mx1_mx2_pcm_dma_params {
	char *name;			/* stream identifier */
	unsigned int transfer_type;	/* READ or WRITE DMA transfer */
	dma_addr_t per_address;		/* physical address of SSI fifo */
	int event_id;			/* fixed DMA number for SSI fifo */
	int watermark_level;		/* SSI fifo watermark level */
	int per_config;			/* DMA Config flags for peripheral */
	int mem_config;			/* DMA Config flags for RAM */
 };

/* platform data */
extern struct snd_soc_platform mx1_mx2_soc_platform;

#endif