summaryrefslogtreecommitdiffstats
path: root/arch/mips/include/asm/mach-netlogic/cpu-feature-overrides.h
diff options
context:
space:
mode:
authorVince Weaver <vincent.weaver@maine.edu>2014-07-14 15:33:25 -0400
committerIngo Molnar <mingo@kernel.org>2014-07-16 13:18:40 +0200
commit1996388e9f4e3444db8273bc08d25164d2967c21 (patch)
treeb04d7178fec737871cc102edb2b201c8d5d3987a /arch/mips/include/asm/mach-netlogic/cpu-feature-overrides.h
parent1903d50cba54261a6562a476c05085f3d7a54097 (diff)
perf/x86/intel: Use proper dTLB-load-misses event on IvyBridge
This was discussed back in February: https://lkml.org/lkml/2014/2/18/956 But I never saw a patch come out of it. On IvyBridge we share the SandyBridge cache event tables, but the dTLB-load-miss event is not compatible. Patch it up after the fact to the proper DTLB_LOAD_MISSES.DEMAND_LD_MISS_CAUSES_A_WALK Signed-off-by: Vince Weaver <vincent.weaver@maine.edu> Signed-off-by: Peter Zijlstra <peterz@infradead.org> Cc: Arnaldo Carvalho de Melo <acme@kernel.org> Cc: Linus Torvalds <torvalds@linux-foundation.org> Link: http://lkml.kernel.org/r/alpine.DEB.2.11.1407141528200.17214@vincent-weaver-1.umelst.maine.edu Signed-off-by: Ingo Molnar <mingo@kernel.org>
Diffstat (limited to 'arch/mips/include/asm/mach-netlogic/cpu-feature-overrides.h')
0 files changed, 0 insertions, 0 deletions